白丝美女被狂躁免费视频网站,500av导航大全精品,yw.193.cnc爆乳尤物未满,97se亚洲综合色区,аⅴ天堂中文在线网官网

Distribution and execution of instructions in a distributed computing environment

專利號
US11175901B2
公開日期
2021-11-16
申請人
VMware, Inc.(US CA Palo Alto)
發(fā)明人
Dimitar Ivanov; Martin Draganchev; Bryan Paul Halter; Nikola Atanasov; James Harrison
IPC分類
G06F9/44; G06F8/65; G06F8/61; H04L29/08; H04L12/24; G06F9/455
技術領域
management,endpoint,example,blueprint,agent,or,repository,in,executor,deployment
地域: CA CA Palo Alto

摘要

Methods and apparatus for distribution and execution of instructions in a distributed computing environment are disclosed. An example method includes accessing, by executing an instruction with a processor implementing a management agent within a deployment environment, an indication of an instruction to be executed, the indication of the instruction to be executed provided by a management endpoint operated at a virtual appliance within the deployment environment. The instruction is retrieved from a repository. The repository is identified by the indication of the instruction to be executed. An instruction executor is directed to execute the instruction. The instruction is to cause the instruction executor to install an update to the management agent.

說明書

The processor 1012 of the illustrated example includes a local memory 1013 (e.g., a cache), and executes instructions to implement the example management endpoint interface 630, the example instruction retriever 640, the example instruction validator 650, and/or the example instruction executor interface 660. The processor 1012 of the illustrated example is in communication with a main memory including a volatile memory 1014 and a non-volatile memory 1016 via a bus 1018. The volatile memory 1014 may be implemented by Synchronous Dynamic Random Access Memory (SDRAM), Dynamic Random Access Memory (DRAM), RAMBUS Dynamic Random Access Memory (RDRAM) and/or any other type of random access memory device. The non-volatile memory 1016 may be implemented by flash memory and/or any other desired type of memory device. Access to the main memory 1014, 1016 is controlled by a memory controller.

The processor platform 1000 of the illustrated example also includes an interface circuit 1020. The interface circuit 1020 may be implemented by any type of interface standard, such as an Ethernet interface, a universal serial bus (USB), and/or a PCI express interface.

In the illustrated example, one or more input devices 1022 are connected to the interface circuit 1020. The input device(s) 1022 permit(s) a user to enter data and commands into the processor 1012. The input device(s) can be implemented by, for example, an audio sensor, a microphone, a keyboard, a button, a mouse, a touchscreen, a track-pad, a trackball, isopoint and/or a voice recognition system.

權利要求

1
微信群二維碼
意見反饋