白丝美女被狂躁免费视频网站,500av导航大全精品,yw.193.cnc爆乳尤物未满,97se亚洲综合色区,аⅴ天堂中文在线网官网

Heat dissipation substrate for multi-chip package

專利號
US11177188B1
公開日期
2021-11-16
申請人
ACTRON TECHNOLOGY CORPORATION(TW Taoyuan)
發(fā)明人
Hsin-Chang Tsai; Ching-Wen Liu
IPC分類
H01L23/34; H01L23/28; H01L21/00; H05K7/20; H05K7/18; H01L23/367; H01L23/31; H01L25/07; H01L23/00; H01L21/48; H01L21/56; H01L23/495
技術(shù)領(lǐng)域
chipset,chip,chips,substrate,thermally,molded,packaging,heat,conductive,pre
地域: Taoyuan

摘要

A chip packaging structure includes a heat dissipation substrate, a pre-molded chipset, an interconnection and a second encapsulant. The pre-molded chipset is located on the heat dissipation substrate. The interconnection is located in the packaging structure and electrically connects the heat dissipation substrate and the pre-molded chipset. The second encapsulant covers part of the heat dissipation substrate, part or all of the interconnection, and part or all of the pre-molded chipset. The pre-molded chipset includes a thermally conductive substrate, at least two chips, a patterned circuit, and a first encapsulant. The patterned circuit is located in the pre-molded chipset. At least two chips are electrically connected by the patterned circuit. The first encapsulant covers at least two chips and part or all of the patterned circuit. A manufacturing method of a chip packaging structure is also provided.

說明書

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
CROSS-REFERENCE TO RELATED APPLICATION

This application claims the priority benefit of Taiwan application serial no. 109124927, filed on Jul. 23, 2020. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.

BACKGROUND 1. Technical Field

The disclosure relates to a packaging structure and a method of manufacturing the same, and particularly relates to a chip packaging structure and a method of manufacturing the same.

2. Description of Related Art

Generally speaking, the problem of heat dissipation for chips with high heating density lies in hot spots. Therefore, spreading resistance strongly affects overall performance and service life of chips. Specifically, when a hot spot has high spreading resistance, the performance of chips will be affected and the service life of chips will be shortened. Therefore, how to solve the hot spot problem in chips, reduce the spreading resistance and effectively enhance the heat dissipation capability to improve the performance and increase the service life of chips has become a challenge.

SUMMARY

The disclosure provides a chip packaging structure and a method of manufacturing the same capable of reducing the total cost of the chip packaging structure while improving the performance and increasing the service life of the chip.

權(quán)利要求

1
What is claimed is:1. A chip packaging structure, comprising:a heat dissipation substrate;a pre-molded chipset located on the heat dissipation substrate, wherein the pre-molded chipset comprises:a thermally conductive substrate;at least two chips located on the thermally conductive substrate and thermally coupled to the thermally conductive substrate;a patterned circuit located in the pre-molded chipset, wherein the at least two chips are electrically connected by the patterned circuit; anda first encapsulant covering the at least two chips and part or all of the patterned circuit;an interconnection located in the chip packaging structure, and electrically connecting the heat dissipation substrate and the pre-molded chipset; anda second encapsulant covering part of the heat dissipation substrate, part or all of the interconnection, and part or all of the pre-molded chipset.2. The chip packaging structure according to claim 1, wherein the at least two chips are electrically connected in series or in parallel by the patterned circuit.3. The chip packaging structure according to claim 1, wherein the at least two chips comprise a metal-oxide semiconductor field effect transistor, a fast recovery diode, an insulated-gate bipolar transistor, a silicon carbide wide bandgap semiconductor transistor, a gallium nitride wide bandgap semiconductor transistor, or a combination thereof.4. The chip packaging structure according to claim 1, wherein the heat dissipation substrate is a metal lead frame, an insulated metal substrate or an insulated ceramic substrate, and the thermally conductive substrate is a metal substrate, a metal lead frame, an insulated metal substrate, or an insulated ceramic substrate.5. The chip packaging structure according to claim 1, wherein the pre-molded chipset comprises an exposed pad located on the first encapsulant, and wherein the at least two chips are electrically connected to the heat dissipation substrate by the interconnection through the exposed pad, and the thermally conductive substrate of the pre-molded chipset is directly electrically connected to the heat dissipation substrate.6. The chip packaging structure according to claim 1, wherein the pre-molded chipset comprises an exposed pad located on the first encapsulant, and wherein the at least two chips are directly electrically connected to the heat dissipation substrate through the exposed pad, and the thermally conductive substrate of the pre-molded chipset is electrically connected to the heat dissipation substrate through the interconnection.7. The chip packaging structure according to claim 1, wherein the at least two chips are identical.8. The chip packaging structure according to claim 1, wherein an adhesive layer is further comprised between the at least two chips and the thermally conductive substrate to adhere the at least two chips and the thermally conductive substrate.9. The chip packaging structure according to claim 1, wherein, between the pre-molded chipset and the interconnection, and between the pre-molded chipset and the heat dissipation substrate, the adhesive layer is respectively comprised to adhere the pre-molded chipset with the heat dissipation substrate and the interconnection.10. A method of manufacturing a chip packaging structure, the method comprising:disposing a pre-molded chipset on a heat dissipation substrate, wherein a step of forming the pre-molded chipset comprises:providing a thermally conductive substrate;disposing at least two chips on the thermally conductive substrate, wherein the at least two chips are thermally coupled to the thermally conductive substrate;forming a patterned circuit on the at least two chips, such that the at least two chips are electrically connected by the patterned circuit;forming a first encapsulant to encapsulate the at least two chips and part or all of the patterned circuit;forming an interconnection to electrically connect the heat dissipation substrate and the pre-molded chipset; andforming a second encapsulant to cover part of the heat dissipation substrate, part or all of the interconnection, and part or all of the pre-molded chipset.11. The method of manufacturing the chip packaging structure according to claim 10, wherein after the pre-molded chipset is formed, the pre-molded chipset is then disposed on the heat dissipation substrate, and wherein the first encapsulant and the second encapsulant are formed in different steps.12. The method of manufacturing the chip packaging structure according to claim 10, wherein a step of disposing the at least two chips on the thermally conductive substrate comprises disposing the at least two chips on the thermally conductive substrate by face-up die bonding or by face-down die bonding.
微信群二維碼
意見反饋